bokomslag Low-Power NoC for High-Performance SoC Design
Data & IT

Low-Power NoC for High-Performance SoC Design

Hoi-Jun Yoo Kangmin Lee Jun Kyong Kim

Inbunden

2289:-

Funktionen begränsas av dina webbläsarinställningar (t.ex. privat läge).

Tillfälligt slut online – klicka på "Bevaka" för att få ett mejl så fort varan går att köpa igen.

  • 300 sidor
  • 2008
Chip Design and Implementation from a Practical Viewpoint Focusing on chip implementation, Low-Power NoC for High-Performance SoC Design provides practical knowledge and real examples of how to use network on chip (NoC) in the design of system on chip (SoC). It discusses many architectural and theoretical studies on NoCs, including design methodology, topology exploration, quality-of-service guarantee, low-power design, and implementation trials. The Steps to Implement NoC The book covers the full spectrum of the subject, from theory to actual chip design using NoC. Employing the Unified Modeling Language (UML) throughout, it presents complicated concepts, such as models of computation and communicationcomputation partitioning, in a manner accessible to laypeople. The authors provide guidelines on how to simplify complex networking theory to design a working chip. In addition, they explore the novel NoC techniques and implementations of the Basic On-Chip Network (BONE) project. Examples of real-time decisions, circuit-level design, systems, and chips give the material a real-world context. Low-Power NoC and Its Application to SoC Design Emphasizing the application of NoC to SoC design, this book shows how to build the complicated interconnections on SoC while keeping a low power consumption.
  • Författare: Hoi-Jun Yoo, Kangmin Lee, Jun Kyong Kim
  • Illustratör: black and white 270 Illustrations 100 equations 22 Halftones, black and white 26 Tables black a
  • Format: Inbunden
  • ISBN: 9781420051728
  • Språk: Engelska
  • Antal sidor: 300
  • Utgivningsdatum: 2008-03-01
  • Förlag: CRC Press Inc