bokomslag Test Vector Reordering Method for Low Power Testing
Vetenskap & teknik

Test Vector Reordering Method for Low Power Testing

K Paramasivam K Gunavathi

Pocket

909:-

Funktionen begränsas av dina webbläsarinställningar (t.ex. privat läge).

Uppskattad leveranstid 7-11 arbetsdagar

Fri frakt för medlemmar vid köp för minst 249:-

  • 76 sidor
  • 2012
The book investigates test vector reordering algorithm for minimizing the power dissipation during testing of VLSI circuits. Testing plays a key role in design flow and is the major challenging task for design and test engineers. Power dissipation is critical problem during testing phase. The test vectors generated from Automatic Test Pattern Generator used for testing are statistically independent which leads to more power dissipation. The testing power can be reduced by reordering the sequence of test vectors. The reordering algorithm is developed using the graph theory with heuristic concept to find more sub-optimal solutions. Five functional metrics such as Cosine, Hamming, Mahalanobis, Minkowski and Seuclidean are considered for reordering the test vectors. Don't care replacement method is also proposed for reordered test set to reduce further the transitions in the CUT. Both the methods are implemented and simulated in ISCAS85 benchmark circuits to evaluate the transitions and average power. The results show that transitions and average power are reduced considerably for functions other than hamming distance when compared with unordered test set and existing methods.
  • Författare: K Paramasivam, K Gunavathi
  • Format: Pocket/Paperback
  • ISBN: 9783659180767
  • Språk: Engelska
  • Antal sidor: 76
  • Utgivningsdatum: 2012-07-18
  • Förlag: LAP Lambert Academic Publishing