bokomslag Response Data Compression Techniques in Digital Circuit Testing
Vetenskap & teknik

Response Data Compression Techniques in Digital Circuit Testing

Jaber Al-Balushi Afaq Ahmad

Pocket

1019:-

Funktionen begränsas av dina webbläsarinställningar (t.ex. privat läge).

Uppskattad leveranstid 7-11 arbetsdagar

Fri frakt för medlemmar vid köp för minst 249:-

  • 96 sidor
  • 2014
Today, digital logic circuits are essential embedded parts of devices that are critically important due to impact on public safety. Such devices include transportation, human implants and critical systems' management where Fault-Tolerant (FT) concept is the bottom line. To implement the concept of FT it is essential to test the system accurately to measure all the critical parameters of a dependable system. Challenges of testing has become more difficult due to ubiquitous and complexity of digital systems. Exhaustive testing is impossible and ATEs are not commonly affordable that led to the design concepts of DFT and BIST techniques. Due to the problems of storing huge response data the data compression techniques (RDC) like One's Count, Transition Count, Syndrome Testing, Walsh Spectra Coefficients, Signature Analysis, etc. are used in practicing testing. However, the problems of Aliasing are inevitable in RDC techniques. Embodied in this book is the study and evaluations of the effectiveness of various RDC techniques while applied individually. The results of extended study and evaluations of combinations of different RDC techniques are also part of the contents of the book.
  • Författare: Jaber Al-Balushi, Afaq Ahmad
  • Format: Pocket/Paperback
  • ISBN: 9783659239618
  • Språk: Engelska
  • Antal sidor: 96
  • Utgivningsdatum: 2014-11-11
  • Förlag: LAP Lambert Academic Publishing