Vetenskap & teknik
Pocket
Optimisation of Grooved Gate MOSFETS for SUB-100 NM VLSI Technology
Sreelal Sreedharan Pillai • Samudra Ganesh Shankar
1099:-
Uppskattad leveranstid 7-11 arbetsdagar
Fri frakt för medlemmar vid köp för minst 249:-
The short-channel and hot-carrier effects that arise when MOSFET devices are scaled down to very short channel lengths is a major topic of research in the area of VLSI technology. Grooved gate MOSFETS alleviate many of these. Here a systematic study of the major electrical characteristics of grooved gate device is done at gate lengths of 100 nm. An optimised process flow is presented to overcome two of its major drawbacks - higher gate-to-source/drain parasitic capacitance and lack of a self-aligned and integrated gate structure. The resulting device exhibits significantly enhanced characteristics. An analytical model for the gate-to-source/drain capacitance characteristics of the grooved gate device is then presented. It features an extrinsic capacitance model that incorporates the strong bias dependence of overlap capacitance and deals with the issues involved in optimisation and analysis of not only such novel device structures but source/drain engineered conventional planar devices also. This work should be especially useful to professionals and students in Microelectronics field who are engaged in processing, characterization and modelling of deep sub-micron VLSI devices.
- Format: Pocket/Paperback
- ISBN: 9783659136603
- Språk: Engelska
- Antal sidor: 128
- Utgivningsdatum: 2012-06-20
- Förlag: LAP Lambert Academic Publishing