bokomslag New Approach to Low Power Full Adder Cell
Vetenskap & teknik

New Approach to Low Power Full Adder Cell

Tripti Sharma Shiwani Singh K G Sharma

Pocket

889:-

Funktionen begränsas av dina webbläsarinställningar (t.ex. privat läge).

Uppskattad leveranstid 7-11 arbetsdagar

Fri frakt för medlemmar vid köp för minst 249:-

  • 84 sidor
  • 2012
In recent years, low power design has become one of the prime focuses for digital VLSI circuits. As technology scales down, leakage currents in contemporary CMOS logic have become one of the main power consumers. Contrary to conventional methods for power reduction, operation of digital circuits in the subthreshold region minimizes power consumption in low-frequency systems. This book is based on pre-layout and post-layout simulations of a modified 9T full adder and 9T full adder circuit in subthreshold as well as super threshold region. The 9T circuit consists of a new logic, which is used to implement Sum module. This design remarkably reduces power consumption hence improves power-delay product (PDP) and temperature sustainability along with noise immunity and threshold loss when compared with the modified 8T adder. This book, therefore, provides a new metric of implementing high performance full adder circuit. This analysis should help shed some light on the new and exciting approach for achieving low power and high throughput adder cell and should be especially useful to post graduate students and research scholars in VLSI circuit design field.
  • Författare: Tripti Sharma, Shiwani Singh, K G Sharma
  • Format: Pocket/Paperback
  • ISBN: 9783659137679
  • Språk: Engelska
  • Antal sidor: 84
  • Utgivningsdatum: 2012-05-24
  • Förlag: LAP Lambert Academic Publishing