bokomslag Energy Efficient Design Techniques On FPGA
Vetenskap & teknik

Energy Efficient Design Techniques On FPGA

Madhok Shivani Pandey Bishwajeet

Pocket

1149:-

Funktionen begränsas av dina webbläsarinställningar (t.ex. privat läge).

Uppskattad leveranstid 7-11 arbetsdagar

Fri frakt för medlemmar vid köp för minst 249:-

  • 148 sidor
  • 2015
In this book we have designed 64 bit decoder, Internet of things (IoT)enable decoder, Energy Efficient Traffic Light Controller, Sensor based automatic barricades on public railway crossing, mobile charge sensor using LVCMOS IO Standard, Bio- Medical Wrist Watch, Unicode Reader of Greek, Latin and Sindhi, Digital Clock and FIR Filter using Verilog. And, we are using Design Goal, Capacitance Scaling, Frequency Scaling, Thermal Aware Design Approach, Clock Gating, Voltage Scaling, LVCMOS IO Standards, HSTL IO Standards, and SSTL IO Standards. We are using 28nm, 40nm Technology based latest Virtex-6, Kintex-7 and Artix-7 FPGA.We are using XPower Analyzer for Power Estimation and Xilinx for simulation of Hardware Description Language. In summary, we have covered more than 10 different Circuits and 10 different energy efficient technique that will help researcher, learner to learn these technique and apply these technique in their own design in order to make energy efficient design with Verilog.
  • Författare: Madhok Shivani, Pandey Bishwajeet
  • Format: Pocket/Paperback
  • ISBN: 9783659357701
  • Språk: Engelska
  • Antal sidor: 148
  • Utgivningsdatum: 2015-02-18
  • Förlag: LAP Lambert Academic Publishing