bokomslag Analysis & Implementation of FlipFlop Grouping with Clock Gating
Vetenskap & teknik

Analysis & Implementation of FlipFlop Grouping with Clock Gating

Arthi Rangaraj Subhashini Uvaraj

Pocket

729:-

Funktionen begränsas av dina webbläsarinställningar (t.ex. privat läge).

Uppskattad leveranstid 7-11 arbetsdagar

Fri frakt för medlemmar vid köp för minst 249:-

  • 88 sidor
  • 2020
The memory circuit has sequential elements as flip-flops, registers which are being used for storing and transferring data. The memory stores the data with the help of the clock signal in the flip-flops. The flip-flops are the edge triggered device which can be enabled either by a positive or negative clock cycle, so the complementary cycle either the negative or positive will be left without processing which creates a need for large number of clock pulse which in turn increases the power consumption. Thus flip- flops are proposed to act on both the clock cycles. The flip-flops are 1-bit element so they are grouped together to store multiple bits based on the flip-flop grouping technique which reduces the number of clock pulse. The Clock Gating technique overcomes the power consumption occurring when the system is active on unnecessary period of time by tuning the system into ideal mode.
  • Författare: Arthi Rangaraj, Subhashini Uvaraj
  • Format: Pocket/Paperback
  • ISBN: 9786200265685
  • Språk: Engelska
  • Antal sidor: 88
  • Utgivningsdatum: 2020-06-05
  • Förlag: LAP Lambert Academic Publishing