bokomslag 3D Networks-on-Chip Architecture Optimization for Low Power Design
Vetenskap & teknik

3D Networks-on-Chip Architecture Optimization for Low Power Design

Opoku Agyeman Michael

Pocket

1329:-

Funktionen begränsas av dina webbläsarinställningar (t.ex. privat läge).

Uppskattad leveranstid 7-11 arbetsdagar

Fri frakt för medlemmar vid köp för minst 249:-

  • 180 sidor
  • 2015
Three dimensional Networks-on-Chip (3D NoCs) have attracted a growing interest to solve on-chip communication demands of future multi-core embedded systems. However, 3D NoCs have not been completely accepted into the mainstream due to issues such as the high cost and complexity of manufacturing 3D vertical wires, larger memory, area and power consumption of 3D NoC components than that of conventional 2D NoC. This thesis aims at optimizing 3D NoCs by modeling and evaluating alternate NoC topologies, routing algorithms and mapping techniques to achieve optimized area, power and performance parameters (latency and throughput). Particularly, novel 3D NoC router architectures and their possible combinations have been investigated with the aim of achieving lower area and power consumption of on-chip communication components with a minimal performance trade-off. This book investigates different heterogeneous 3D NoC architectures which combine 2D and 3D routers to improve area and energy efficiency of 3D NoCs with minimal performance degradation.
  • Författare: Opoku Agyeman Michael
  • Format: Pocket/Paperback
  • ISBN: 9783659758133
  • Språk: Engelska
  • Antal sidor: 180
  • Utgivningsdatum: 2015-07-13
  • Förlag: LAP Lambert Academic Publishing