bokomslag Design for Yield and Reliability for Nanometer CMOS Digital Circuits
Vetenskap & teknik

Design for Yield and Reliability for Nanometer CMOS Digital Circuits

Mostafa Hassan Anis Mohab Elmasry Mohamed

Pocket

1089:-

Funktionen begränsas av dina webbläsarinställningar (t.ex. privat läge).

Uppskattad leveranstid 7-11 arbetsdagar

Fri frakt för medlemmar vid köp för minst 249:-

  • 296 sidor
  • 2014
The nano-age has already begun, where typical feature dimensions are smaller than 100nm. The operating frequency is expected to increase up to 12 GHz, and a single chip will contain over 40 billion transistors in 2020, as given by the International Technology Roadmap for Semiconductors (ITRS) initiative. ITRS also predicts that the scaling of CMOS devices and process technology, as it is known today, will become much more difficult as the industry advances towards the 16nm technology node and further. This aggressive scaling of CMOS technology has pushed the devices to their physical limits. Design goals are governed by several factors other than power, performance and area such as process variations, radiation induced soft errors, and aging degradation mechanisms. These new design challenges have a strong impact on the parametric yield and reliability of nanometer digital circuits and also result in functional yield losses in variation-sensitive digital circuits such as Static Random Access Memory (SRAM) and flip-flops.
  • Författare: Mostafa Hassan, Anis Mohab, Elmasry Mohamed
  • Format: Pocket/Paperback
  • ISBN: 9783659513619
  • Språk: Engelska
  • Antal sidor: 296
  • Utgivningsdatum: 2014-01-26
  • Förlag: LAP Lambert Academic Publishing